## RAM TESTS ADDRESS 8000 - A000 ``` Bytes = 1K DBUS = Addres R/W = Write Game Tester = Game R/W mode = Off Checksum = Off Select Address 8000 Display Reads 0008 R/\overline{W} mode to pulse then off (Char Ram 0)9M/2016 = Read R/\overline{W} mode to pulse then off Address signature displays Reads 8400 (If problem-trouble shoot) (If correct-go on) R/\overline{W} = Write R/W mode to pulse then off (Char RAM 0) 9M/2016 R/W Read R/\overline{W} mode to pulse then off Display Reads 8800 (If correct go on - If problem - troubleshoot) R/\overline{W} = Write R/\overline{W} mode to pulse then off (obi RAM) 9J/K, 9E/F 2114 R/\overline{W} = Read R/W mode to pulse then off Display Reads 8200 (If correct go on - If problem - troubleshoot) R/\overline{W} = Write R/\overline{W} mode to pulse then off R/\overline{W} = Read R/\overline{W} mode to pulse then off Display reads 9000 (If correct go on - If problem - torubleshoot) R/\overline{W} = Write R/W mode to pulse then off (POS RAM) R/\overline{W} = Read 9H, 9H/J - 2114 R/\overline{W} mode to pulse then off Display Reads 9400 (If correct go on - If problem - troubleshoot) R/\overline{W} = Write R/\overline{W} mode to pulse then off R/\overline{W} = Read R/\overline{W} mode to pulse then off Display Reads 9800 (If correct go on - If problem - troubleshoot) R/\overline{W} = Write R/\overline{W} mode to pulse then off (Flip RAM) R/\overline{W} = Read 9G/H, 9 F/G = 2114 R/\overline{W} mode to pulse the off Display Reads 9000 R/\overline{W} = Write R/W mode to pulse then off R/\overline{W} = Read R/\overline{W} mode to pulse then off Display Reads A000 End at RAM Test ``` ## ROM TEST ADDRESS 0000 - 3000 R/W mode = off R/W = endGame/Tester = Game Bytes = 256DBUS Source = Data Checksum = ONSelect Address - 0000 ROM 0 61 R/W mode to pulse then off Display Reads : Od.4b. - 04 Select Address - 1000 R/W mode to pulse then off Display Reads: 1688-04 Select Address - 2000 ROM 2 6 N/P R/W mode to pylse then off Display Reads: 7910 - 04 ROM 3 Select Address 3000 6R R/W mode to pylse then off Display Reads: b/8A.A. - 04 Remove Processor clip off priority 1 Place on priority 2 Processor Hit tester reset, display should read 0000-00 ROM 4 6C Select Address - 0000 R/W mode to pylse then off Display Reads: b.F.02-04 ROM 5 Select Address - 1000 6D R/W mode to pulse then off Display Reads: E.3E.1-04 Checksum = Off R/W mode = Off R/W = Write Error data display = Game Bytes = 1024 DBUS = Address Select Address - 8000 R/W mode to pulse then off 3 times This test allows me to see that the 2nd priority Bus Controller and Address Buffers are working. All alphanumerics and characters should be displayed in order on the screen (8D, 6G, 7F and 7D) Remove Processor clip from 2nd priority, place on 3rd priority processor. ``` R/W mode = Off R/W = Read Error data display = Game Bytes = 256 DBUS source = Data Checksum = On Select Address - 0000 ROM 6 5L R/W mode to pulse then off Display Reads: 9F.A.A. - 04 ``` Checksum = Off R/W mode = Off R/W = Write Error data display = Game Bytes = 1024 DBUS Source = Address elect Address - 8000 R/W mode to pulse then off 3 times This test allows you to see that the 3rd priority Bus Controller and address buffer are working. All alphnumerics are displayed in order on the screen. (8J, 7M, 7K/L and 4H) | Select | 8000 | FF | 1K | | |--------|-------|----------|-----------|-------------------------------------------------------| | " | 8400 | FF | 1K | | | 11 | 8800 | FF | 1K | | | | 8000 | FF | 1K | | | 11 | 9000 | FF | 1K | | | 11 | 9400 | FF | 1K | * | | 11 | 9800 | FF | 1K | | | " | 9000 | FF | 1K | | | Select | A000 | 00<br>01 | 1 BYTE | 5 M/N Pin 4 = 0 Clears cross Hat<br>4 = 1 Cross Hatch | | Select | A001 | 00 | II | 5 = 0 | | | 7001 | 01 | п | 5 = 1 | | Select | A002 | 00 | II | 6 = 0 | | | NOOL | 01 | 11 | 6 = 1 | | Select | A003 | 00 | н | 7 = 0 Enables screen | | | 71003 | 01 | O O | 7 = 1 Blanks screen | | Select | A004 | 00 | 11 | Q = ·· O | | | | 01 | 11 | 9 = 1 Changes sand col | | Select | A005 | 00 | <b>11</b> | 10 = 0 | | | 7003 | 01 | Ħ | 10 = 1 Changes sand col | | elect | A006 | 00 | 11 | 11 = Not used | | | 7000 | 01 | 11 | 11 = Not used | | Select | A007 | 00 | 11 | 12 = 0 Flip | | | A007 | 01 | rt | 12 = 1 Inverts Picture | ## VIDEO PLAYFIELD TEST\_ $R/\overline{W}$ mode = Off $R/\overline{W} = Write$ Error data = Game BYTES = 1K BUS = Address Tester mode = R/W Select Address = 8000 $R/\overline{W}$ mode to pulse then off $R/\overline{W}$ = Read 8400 $R/\overline{W}$ mode to pulse then off $R/\overline{W} = Write$ $R/\overline{W}$ mode to pulse then off $R/\overline{W}$ = Read 3800 $R/\overline{W}$ mode to pulse then off $R/\overline{W} = Write$ $R/\overline{W}$ mode to pulse then off $R/\overline{W}$ = Read 8C00 $R/\overline{W}$ mode to pulse then off $R/\overline{W} = Write$ $R/\overline{W}$ mode to pulse then off $R/\overline{W}$ = Read 9000 $R/\overline{W}$ mode to pulse then off $R/\overline{W} = Write$ $R/\overline{W}$ mode to pulse then off $R/\overline{W} = Read 9400$ $R/\overline{W}$ mode to pulse then off $R/\overline{W} = Write$ $R/\overline{W}$ mode to pulse then off $R/\overline{W}$ = Read 9800 $R/\overline{W}$ mode to pulse then off $R/\overline{W} = Write$ $R/\overline{W}$ mode to pulse then off $R/\overline{W} = Read 9C00$ $R/\overline{W}$ mode to pulse then off $R/\overline{W} = Write$ $R/\overline{W}$ mode to pulse then off $R/\overline{W}$ = Read A000 $R/\overline{W}$ mode to pulse then off $R/\overline{W} = Write$ $R/\overline{W}$ mode to pulse then off Set up Sig Tester mode = Sig Start to UBLANK Stop UBLANK Clock can very to 6 mgz +5 = PACU qnd = 0000